# AREA-EFFICIENT HIGH-THROUGHPUT VLSI ARCHITECTURE FOR MAP-BASED TURBO EQUALIZER

Seok-Jun Lee, Naresh R. Shanbhag, and Andrew C. Singer

Coordinated Science Laboratory, ECE Dept. University of Illinois at Urbana-Champaign 1308 West Main Street, Urbana, IL 61801 Email: [slee6,shanbhag,acsinger]@uiuc.edu

# ABSTRACT

We present an area-efficient MAP-based turbo equalizer VLSI architecture by proposing a symbol-based soft-input softoutput (SISO) kernel which processes one multi-bit symbol in every clock cycle. The symbol-based SISO hardware can be shared by the equalizer and decoder, thereby reducing silicon area. Further, by introducing block-interleaved computation in the add-compare-select recursions, the critical path delay is reduced thereby improving throughput. Experimental results with QPSK modulation and K = 3encoder demonstrate that the proposed area-efficient architecture achieves area savings of 47% with 11% throughput gain in 0.25  $\mu m$  CMOS process. It is also shown that the throughput is improved by 79% via block-interleaved computation with an area savings of 25%.

#### 1. INTRODUCTION

The turbo decoding technique has found numerous applications in decoding of turbo codes [1], turbo equalization [2], and low-density parity check codes (LDPC) [3]. The soft-input soft-output (SISO) module is a core computational kernel for turbo decoding. Thus, efficient implementation of SISO algorithms is of interest. Extensive research has already be done on implementations of turbo code decoders and turbo equalizers [4]–[12]. These include lowpower design [4]–[7], memory optimization [8]–[9], and high-throughput implementation, [10]–[12].

Suppose a quadrature phase shift keying (QPSK) modulation and recursive systematic convolutional (RSC) encoder is employed with block-based transmission (see Fig. 1). Then, in each iteration, the maximum *a posteriori* (MAP) SISO equalizer processes one QPSK symbol, but the SISO MAP decoder decodes one bit. Therefore, two different hardware platforms are required for the equalizer and decoder architectures as they are designed for different trellis



Fig. 1. Transmitter and receiver model in MAP-based turbo equalizer, where I and  $I^{-1}$  denote block interleaving and de-interleaving, respectively.

|                                      |              |          |              |         |            |          | Processing tir | 116 |
|--------------------------------------|--------------|----------|--------------|---------|------------|----------|----------------|-----|
| SISO<br>Equalizer<br>SISO<br>Decoder | equalization | idle     | erpationte   | idle    | andization | idle     | equalization - |     |
|                                      | idle<br><    | decoding | idle         | dacodby | idle       | decoding |                |     |
|                                      | an meranom   |          | And meroly A |         |            |          | 1 The neroteon |     |

Fig. 2. Decoding flow of the conventional turbo equalizer implementation.

structures. Furthermore, there is inefficient hardware utilization since the block-based equalization and decoding are carried out alternatively between the two SISO blocks. The SISO decoder is in an idle state while the SISO equalizer is computing reliability values on each transmitted symbol in a block and vice and versa as shown in Fig. 2. In this paper, we present a symbol-based SISO architecture which can be utilized by both the equalizer and the decoder, thereby reducing silicon area. Further, it is expected that the critical path delay will increase since the symbolbased architecture processes multiple bits within a clock cycle. In order to reduce the critical path delay, we apply block-interleaving computation to the add-compare-select (ACS) recursion thereby achieving high-throughput architecture at the expense of reduced area savings. Thus, the block-interleaved symbol-based SISO decoder architectures enable us to trade-off area with throughput. But in all cases, the proposed architecture has significantly better area and throughput compared to existing turbo equalizer architectures.

The rest of this paper is organized as follows. Section 2

This material is based upon work supported by the National Science Foundation under Grant CCR 99-79381 and ITR 00-85929.

gives a brief description of the MAP-based turbo equalizer and SISO algorithm for equalization and decoding. Then, in Section 3, the proposed symbol-based SISO decoding scheme is derived and its VLSI architecture is described. In Section 4, the architectural performance of the proposed method is evaluated in a 0.25  $\mu m$  CMOS process when it is applied to turbo equalizer implementation.

#### 2. REVIEW ON MAP-BASED TURBO EQUALIZER.

In the MAP-based turbo equalizer [2], the intersymbol interference (ISI) channel and symbol mapping (modulation) block in Fig. 1 are regarded as a rate one code which is serially concatenated to the channel encoder Thus, the ISIchannel can be decoded by a SISO equalizer. We can use the same SISO algorithm for equalization and decoding and apply the turbo principle [1] [2] to iteratively equalize and decode the transmitted information as shown in the receiver model of Fig. 1.

The goal of SISO algorithm is to estimate the *a posteri*ori log-likelihood ratio (LLR) value as

$$\begin{aligned} \mathcal{U}_{E}(d_{k}) &= \lim \frac{P[d_{M} = 1||\mathbf{y}|]}{P[d_{M} = 0|\mathbf{y}|]} \\ \mathcal{U}_{D}[u_{M}] &= \lim \frac{P[u_{M} = 1||L_{E}[c_{1}], L_{E}(c_{0}], \cdots, U_{E}[c_{N-1}])|}{P[u_{M} = 0||L_{E}[c_{1}], L_{E}(c_{0}], \cdots, U_{E}[c_{N-1}])|}, \end{aligned}$$

where  $\mathbf{A}_{\alpha} = \mathbf{I}(\mathbf{c}_{\alpha})$  (interleaved version of  $\mathbf{s}_{\alpha}$ ), E and D denote equalization and decoding, respectively,  $\mathbf{y}_{1}$  is the observed channel sequence, and N is the transmission block size. Numerous algorithms [13] exist that can be employed to estimate LLR values. The sliding window log-domain MAP algorithm is popular as it minimizes the metric storage requirements. The forward metric  $(a_{ij}|\mathbf{s}|)$ , the backward metric  $(b_{ij}|\mathbf{s}|)$ , and branch metric  $(\gamma_{ij}(\mathbf{s}^*, \mathbf{s}))$  are as [9]:

$$\gamma_{\mathsf{M}}[s^1, \mathbf{s}] = \ln p(q_{\mathsf{M}}[s, \mathbf{s}'] + \ln p(s|\mathbf{s}')$$
(1)

$$a_k(s) = \max[a_{k-1}(s') + \gamma_k][s', s]$$
 (2)

$$\mathbf{x}_{j-1}[s'] = \max_{s} [b_{j}(s] + \gamma_{j} [s', s)], \qquad (3)$$

where  $s_i$  and s' are trellis states and the max<sup>4</sup> operation is implemented as

$$\operatorname{max}(x,y) \approx \operatorname{max}(x,y) + \ln(|\mathbf{i} + e^{-|\mathbf{n}-y|}).$$
(4)

Note  $\eta_{k}$  in (1) equals the channel output  $y_{k}$  for the equalizer and it equals  $L_{Ek}(c_{\pi})$  for the decoder. The LLR of the k-th trellis section data  $v_{k}$  is approximated as

$$L(v_{k}) \approx \max_{\mathbf{a}^{1}, \mathbf{s}: v_{d} = 0}^{\max} [a_{k-1}] \mathbf{a}^{\prime} + \gamma_{\mathbf{N}}(s^{\prime}, \mathbf{s}] + b_{\mathbf{U}}(s)] - \max_{\mathbf{a}^{1}, \mathbf{s}: v_{d} = 0}^{\max} [a_{k-1}] \mathbf{a}^{\prime} + \gamma_{\mathbf{N}}(\mathbf{a}^{\prime}, \mathbf{s}] + b_{\mathbf{U}}[s)],$$
(5)

where  $w_{4} = d_{k}$  for the equalizer and  $v_{k} = w_{4}$  for the decoder. In a turbo equalizer algorithm, the updated LLRs are passed to the next SISO block after being deinterleaved or interleaved.

Since the equalizer takes symbols received from a channel and LLR values on each bit from SISO decoder, the branch metric of SISO equalizer is computed as

$$\gamma_{k} ] \mathbf{s}^{1}, \mathbf{s} \rangle = -\frac{\|}{2\pi_{u}^{3}} |y_{\mathbf{d}} - \sum_{\mathbf{d}=0}^{M-0} h_{i} \pi_{\mathbf{d}-1}|^{3} + \frac{1}{2} \sum_{i=1}^{r-1} L_{D_{i}} ] \mathcal{I}_{\mathbf{d}_{i}} ] ] 2\mathcal{I}_{\mathbf{d}_{i}} - 1 \rangle,$$
(6)

where a symbol  $x_{4}$  is made up of n bits,  $A_{0}, \dots, d_{r-1}, (d_{i} \in \{0, 1\})$  and the channel length is M. On the other hand, the branch metric of the SISO decoder is computed as

$$\gamma_{\rm H}(s',s) = \frac{1}{2} \sum_{i=0}^{m} D_E(z_{\rm H}) [2z_i - 1], \qquad (7)$$

where the code rate (*R*) is  $\frac{m}{m+1}$ . Further, note that the trellis of SISO equalizer is traversed by one symbol step while that of SISO decoder is processed at the bit-level.

# 3. SYMBOL-BASED DECODING

In this section, we derive a symbol-based decoding scheme for binary RSC, describe the proposed area-efficient VLSI architecture, and introduce the block-interleaved computation to reduce the critical path delay. The predicted area saving and throughput improvement are also provided.

#### 3.1. Derivation

In order to share a hardware platform for both SISO equalizer and decoder, bit-level operations in SISO decoding need to be transformed into symbol operations. In this paper, we apply a look-ahead transform to the trellis of the binary encoder so that ACS recursion may be carried out on multiple trellis sections [14]. For simplicity, a 2-bit symbol decoding, where two trellis sections are grouped (see Fig. 3), is described. Extension to multi-bit symbol cases is straightforward. To compute the LLR  $L(v_{4})$  for 2-bit symbol decoding, we substitute  $a_{4-1}$  with  $\pi_{4-3}$  in (5) as follows

$$U[\mathbf{u}_{\mathbf{u}}] = \max_{s'',s':v_{k}=1}^{n} [\max_{s''}]a_{k-2}(\mathbf{s}'') + \gamma_{k} [\mathbf{s}'', \mathbf{s}'] | + \gamma_{\mathbf{u}}(\mathbf{s}', \mathbf{s}) + b_{\mathbf{u}}[\mathbf{s}]] \\ + \gamma_{\mathbf{u}}(\mathbf{s}', \mathbf{s}) + b_{\mathbf{u}}[\mathbf{s}]] \\ - \max_{s'',s':v_{\mathbf{u}}=0}^{n} [\max_{s''}]a_{k-2}[\mathbf{s}''] + \gamma_{k} [\mathbf{s}'', \mathbf{s}']| \\ + \gamma_{\mathbf{u}}(\mathbf{s}', \mathbf{s}) + b_{\mathbf{u}}[\mathbf{s}]],$$

$$(8)$$



Fig. 3. Proposed symbol-based decoding scheme for an example with  $]5, 7]_8$  RSC encoder.

and since max\* operation is associative,

$$L(v_{k}) = \max_{\mathfrak{a}'',\mathfrak{s}_{1}\mathfrak{a}_{d}=1}^{m} [a_{k-2}(\mathfrak{s}'') + \gamma_{k}(\mathfrak{s}'',\mathfrak{s}) + \mathfrak{h}_{k}(\mathfrak{s})] - \max_{\mathfrak{a}'',\mathfrak{s}_{1}\mathfrak{a}_{k}\mathfrak{s}_{d}=0}^{m} [n_{k-2}(\mathfrak{s}'') + \gamma_{k}(\mathfrak{s}'',\mathfrak{s}) + \mathfrak{h}_{d}(\mathfrak{s})],$$

$$(9)$$

where  $\gamma_k [\mathbf{s}^{\prime 1}, \mathbf{s}]$  is the branch metric from  $s^{\prime \prime}$  to s. Similarly,  $\square [v_{k-11}]$  can be computed as

$$D(v_{k-u}) = \min_{\substack{s'', s \in u_{k-1} = 1 \\ s'', s \in u_{k-u} = 0}} [\pi_{u-\lambda}(s'') + \gamma_{u}(s'', s) + b_{k}(s)] - \max_{\substack{s'', s \in u_{k-u} = 0 \\ s'', s \in u_{k-u} = 0}} [\pi_{u-\lambda}(s'') + \gamma_{u}(s'', s) + b_{u}]s)].$$
(10)

The first term (10) can be expressed as

$$\max_{\substack{s'',s\\s'',s}} \{ \max_{\substack{s'',s\\s'',s}} [a_{k-2}(s'') + \gamma_k] s'', s, \tilde{v}_{1,1} + b_{4} ] s \} \},$$

$$\max_{\substack{s'',s\\s'',s}} [a_{k-2}(s'') + \gamma_k] s'', s, \tilde{v}_{1,1} + b_{4} ] s ] \} \},$$
(11)

where  $\bar{w}_{(i,j)}$  corresponds to the transition with  $v_{d-1} = i$ and  $v_k = j$ . In a similar manner, each term (9) and (10) is computed by grouping two bits as a symbol. By defining symbol reliability metrics  $(\lambda_{v_{k-1}v_k})$  as

$$\lambda_{10} = \min_{\mathbf{a}'',\mathbf{a}} [\mathbf{a}_{U-2}[\mathbf{a}''] + \gamma_{U}(s'', \mathbf{s}, \tilde{u}_{1,0}) + b_{k}(\mathbf{s})]$$

$$\lambda_{11} = \min_{\mathbf{a}'',\mathbf{a}} [\mathbf{a}_{U-2}[\mathbf{s}''] + \gamma_{U}(s'', \mathbf{s}, \tilde{u}_{1,1}) + b_{k}(\mathbf{s})]$$

$$\lambda_{10} = \min_{\mathbf{a}'',\mathbf{a}} [\mathbf{a}_{U-2}[\mathbf{s}''] + \gamma_{U}(s'', \mathbf{s}, \tilde{u}_{0,0}) + b_{k}(\mathbf{s})]$$

$$\lambda_{11} = \min_{\mathbf{a}'',\mathbf{a}} [\mathbf{a}_{U-2}[\mathbf{s}''] + \gamma_{U}(s'', \mathbf{s}, \tilde{u}_{0,1}) + b_{k}(\mathbf{s})],$$
(12)

we can compute  $I[u_{ij}]$  and  $L(v_{ij-1j})$  as shown below,

$$\begin{aligned} \mathcal{L}[v_{k-1}] &= \max_{\mathbf{\lambda}} [\lambda_{10}, \lambda_{11}] - \max_{\mathbf{\lambda}} [\lambda_{10}, \lambda_{11}] \\ \mathcal{L}[v_{4}] &= \max_{\mathbf{\lambda}} [\lambda_{11}, \lambda_{14}] - \max_{\mathbf{\lambda}} [\lambda_{10}, \lambda_{11}]. \end{aligned}$$
(13)

**Table 1.** Logic requirement of SISO decoding where  $B_{lows}$ ,  $B_{lam}$ ,

|                         | buffer                                          |  |  |  |
|-------------------------|-------------------------------------------------|--|--|--|
| η-unit                  | $3U_32B_4 + B_{UUR}$                            |  |  |  |
| β <mark>-unit</mark>    | $2 \amalg N_s B_{pm} \frac{1}{2}$               |  |  |  |
|                         | Adder                                           |  |  |  |
| η-unit                  | $3[3n - 1]2^{3n}B_{3m}$                         |  |  |  |
| $\alpha, \beta$ -unit   | 3N, rBpm                                        |  |  |  |
| Al-unit                 | $2^{n+ll}N_{s}B_{pm}$                           |  |  |  |
|                         | നമം 1                                           |  |  |  |
| $\alpha_{\beta}$ -unit  | $3N_s [2^r - 1]B_{pm}$                          |  |  |  |
| Al-unit                 | ${2^{n}}M_{s} - 1 + 2r [2^{n-1} - 1) B_{n}$     |  |  |  |
|                         | Latch                                           |  |  |  |
| η-unit                  | 2 <sup>2</sup> Blym                             |  |  |  |
| $\alpha_1 \theta$ -unit | 3 Ms BPITH                                      |  |  |  |
| Al-unit                 | $\frac{2^{n}N_{s}-1+2r^{2}-1}{2^{n-1}-1}B_{pm}$ |  |  |  |

This is equivalent to (5) derived via bit-based decoding. In general, (13) can be rederived for n-bit symbol-based decoding,

$$\mathcal{U}[v_{j}] = \max_{\forall \lambda_{i} v_{j} \Rightarrow 1}^{\mathsf{M}} [\lambda_{b_{k-r+u} \cdots y_{d}}] - \max_{\forall \lambda_{i} u_{j} = \mathbf{F}} [\lambda_{b_{k-r+u} \cdots b_{k}}]_{1}$$
(14)

where  $\lambda_{b_{k-1+1}\cdots k_{4}}$  is the symbol made up of bits from  $b_{k-1+1}$  to  $b_{k}$  and  $j = k - r + ||, \cdots, k$ .

# 3.2. Area-Efficient VLSI Architecture

By employing n-bit symbol-based SISO processing kernel derived previously, we can implement both SISO equalizer and decoder on a single hardware platform leading to area saving. The proposed area-efficient VLSI architecture is depicted in Fig. 4. The architecture is composed of four units:  $\gamma$ -unit for computing branch metrics,  $\alpha$ -unit for computing the forward metrics  $(a_k)$ ,  $\beta$ -unit for computing the backward metrics ( $\Re_{4}$ ), and A-unit for computing LLRs ( $L(v_{4})$ ) [7], [9]. Note that two y-units are needed for each equalizer and decoder to produce  $2^{2r}$  different metrics. The ACS data-path of  $\alpha_1 \beta$ -units and  $\Lambda$ -unit for decoding *n*-bit symbol are described in Fig. 5 and 6 for n = 2. Since the four,  $\gamma_1 \alpha_1 \beta_1$ , and Al units are implemented using 2-input adder, 2-input max\*, latches, and internal buffers, we can analyze the hardware complexity in term of precisions, the number of bits in a symbol (r), the number of states in a trellis  $(M_s)$ , and the processing window size (L) [9]. Table 1 summarizes results. As mis increased, the logic complexity increases exponentially. However, the backward metric buffer size will be decreased by a factor of  $\frac{1}{n}$ . Note the size of the delay line buffer is independent of r.



Fig. 4. Proposed area-efficient VLSI architecture.



Fig. 5. ACS recursion in symbol-based decoding.



Fig. 6. A-unit in symbol-based decoding.

# 3.3. High-Throughput Architecture

. . . ......

The critical path delay of the symbol-based decoding architecture may be increased as shown in Fig. 5. In order to reduce the delay caused by the look-ahead transform, a block-interleaved computation method is exploited leading to a pipelined ACS data-path at the cost of marginal buffer area increase. Since SISO block processing in turbo equalization satisfies three properties: 1.) computation between blocks are independent, 2.) computations between sub-blocks within a block are independent, and 3.) computation within a sub-block is recursive, the recursive loop delay of ACS can be reduced via interleaved computation, folding, and retiming transform. Consider the recursive architecture in Fig. 7. Note that the architecture in Fig. 7 cannot be easily pipelined or processed in parallel due to the presence of the feedback loop. However, if the processing



Fig. 7. Recursive computation.



Fig. 8. Two level parallel block architecture for block-independent computation.

is block-independent, and the computations between subblocks within a block are independent, then one can parallelize the architecture as shown in Fig. 8.

If we now fold the parallel architecture in Fig. 8 by a factor of 2, we obtain the folded block-interleaved architecture. Note that the folded block-interleaved architecture is inherently pipelined. Therefore, an application of retiming (see Fig. 9) results in reduction of the critical path delay by a factor of two over that of the original architecture in Fig. 7.

SISO decoders can exploit the property that the forward and backward metrics  $\mathfrak{A}_{k}$  and  $\mathfrak{B}_{k}$  converge after a few constraint lengths (K) have been traversed in the trellis, independent of the initial conditions [9]. By using this property, one block can be segmented into several sub-blocks as shown in Fig. 8 [11]. Thus, the symbol-based decoding can reduce the critical path delay via interleaved computation



Fig. 9. Retimed folded block-interleaved architecture.

**Table 2.** Complexity for high-throughput VLSI architecture. The adder and  $\max^*$  computations remain the same.

|                       | buffer                   |  |  |
|-----------------------|--------------------------|--|--|
| γ-unit                | $3Ur ] 2B_A + B_{UURI})$ |  |  |
| <i>β</i> ]-unit       | $2 \square N_s B_{pm}$   |  |  |
|                       | Latch                    |  |  |
| $\alpha, \beta$ -unit | $3N_s [2^n - l] B_{Pm}$  |  |  |

leading to high-throughput implementation. The extra hardware complexity due to pipelining is summarized in Table 2. Only buffer size and the number of latches are affected.

# 3.4. Area Saving and Throughput Improvement

Based on the analysis results in Table 1 and 2, we can predict the area savings of the proposed area-efficient MAPbased turbo equalizer over the conventional approach. The standard cell design is considered. Actual areas of a 1-bit adder, 1-bit latch, max<sup>4</sup>, and 1-bit buffer cell are obtained from a 0.25µm CMOS standard cell library, and precisions are determined via computer simulations ( $B_{ILLR} = 6, B_{A} =$  $S_1 B_{bm} = 8$ , and  $B_{pm} = ||2\rangle$ ). The interconnection area is not included in this analysis. The area savings can be expressed as

$$A_{\rm STM} = \frac{A_{\rm E} + A_{\rm Pl} - A_{\rm R}}{A_{\rm Pl} + A_{\rm Pl}} \times 100,$$
(15)

where  $Al_p$  are the area of the proposed area-efficient architectures and  $A_E$  and  $A_D$  are the area of SISO equalizer and decoder. Since  $A_{\rm B} \approx \max[A_{\rm El}, A_D]$ ,

$$A_{say} \approx \frac{1}{\|I + \frac{\max[A_{B}, A_{D}]}{\min(A_{B}, A_{D})}} \times \|\Im 0, \qquad (16)$$

and the area savings are plotted in Fig. 10 for two examples where SISO equalizer is considered for QPSK modulation with the channel length M = 3 ( $4^{M-1} = 16$  states) and 8-PSK modulation with the channel length M = 2 ( $8^{M-0} = 3$ states). It is observed that the area savings are maximized when the number of states in the equalizer and decoder is equal.

The processing time required for one block iteration of equalization and decoding for the convolutional architecture is:

$$T_{B_{\rm I}} = \frac{N}{n} \eta_{\rm I} + N R \eta_{D_{\rm I}} \tag{17}$$

where,  $\tau_{D}$  and  $\tau_D$  are the critical path delays of SISO equalizer and decoder, respectively and *R* is the code rate. Assuming  $\eta_E = n\tau_D$ , the throughput gain is the ratio ( $\eta$ ) of



Fig. 10. Predicted area savings for QPSK and 8-PSK.

 Table 3. Area after place & route and critical path delay measured via Synopsys Pathmill.

|                 | $Area(mm^3)$ | Delay(msac)                               |
|-----------------|--------------|-------------------------------------------|
| Conventional    | 24.39        | $\tau_E = 23.513$                         |
|                 |              | $\tau_{D1} = 20.3115$                     |
| Area-Efficient  | 12.81        | $\tau_{\rm D1} = \tau_{\rm D1} = 28.5113$ |
| High-Throughput | 18.34        | $\eta_{\rm EI} = \eta_{\rm DI} = 17.7139$ |

 $T_{\mathbf{R}}$  of the conventional approach over the proposed highthroughput architecture,

$$\eta = \frac{\frac{M}{n} \pi \tau_{D} + NR \eta_{D}}{\frac{U}{n} (M + 2(r - U)U + MR) \tau_{P}}$$

$$= \frac{N JU + R}{(N + 2(r - 1)L + MR)} \frac{r \eta_{D}}{\tau_{P}},$$
(18)

where 2(r-1)  $\mu$  extra cycles are necessary because of blockinterleaved computation and  $\tau_P$  is the critical path delay of the proposed high-throughput architecture. Note that the throughput gain,  $\eta$ , becomes larger as  $\tau_P$  gets closer to  $\tau_D$ .

# 4. EXPERIMENTAL RESULTS AND DISCUSSION

We employ a RSC encoder at the transmitter with a generator polynomial (23, 35]<sub>8</sub>. The coded bit stream is mapped to 4-level pulse amplitude modulation signals. We considered a static channel model, HI[2] = 0.407lz +  $10.815 + 10.407 z^{-1}$ , and hence 16 states exist in each SISO equalizer and decoder. The conventional and proposed architectures are designed in VHDL, synthesized via *Synopsys Design Compiler*, and placed and routed via *Cadence Silicon Ensemble* by using a TSMC 0.25  $\mu$ m CMOS standard cell library. The layouts are shown in Fig 11 and the area and the critical path delay of each architecture are summarized in Table 3. We see that the area-efficient architecture results in 47% area savings, while the high-throughput architecture



Fig. 11. Area after place and route.

provides 25% area savings. Those values are very close to those predicted by (15) and Table 1 and 2 as can be seen in Fig. 10 (a). Note further that the high-throughput architecture achieves 79% improvement in throughput while the area-efficient architecture results in a 11% improvement in throughput. Thus, the block-interleaved symbol-based SISO decoder architectures enable us to trade-off area with throughput.

## 5. REFERENCES

- C. Berrou, A. Glavieux, and P. Thitimajshima, "Near Shannon limit error-correcting coding and decoding: Turbo codes," in *Proc. of IEEE Int. Conf. on Comm., Geneva*, May 1993, pp. 1064–1070.
- [2] C. Douillard, M. Jezequel, C. Berrou, A. Picart, P. Didier, and A. Glavieux, "Iterative correction of intersymbol interference: Turbo-equalization,"
- [3] R. G. Gallager, *Low-Density Parity-Check Codes*, MIT Press, Cambridge, MA, 1963.
- [4] Z. Wang, H. Suzuki, and K. K. Parhi, "VLSI implementation issues of turbo decoder design for wireless applications," in *Proc. of IEEE Signal Processing Systems(SiPS): Design and Implementation*, October 1999, pp. 503–512.
- [5] D. Garrett, B. Xu, and C. Nicol, "Energy efficient turbo decoding for 3G mobile," in *Proc. of IEEE Int. Symp. Low Power Electronics Design (ISLPED'01)*, Huntington Beach, CA, 2001, pp. 328-333.
- [6] O. Leung, C. Yue, C. Tsui, and R. Cheng, "Reducing power consumption of turbo code decoder using adaptive iteration with variable supply voltage," in *Proc. of IEEE Int. Symp. Low Power Electronics Design (ISLPED'99)*, San Diego, CA, 1999, pp. 36–41.

- [7] S. Lee, N. Shanbhag, and A. Singer, "Low-power turbo equalizer architecture," in *Proc. of IEEE Signal Processing Systems(SiPS): Design and Implementation*, October 2002, pp. 33–38.
- [8] C. Schurgers, F. Catthoor, and M. Engels, "Energy efficient data transfer and storage organization for a MAP turbo decoder module," in *Proc. of IEEE Int. Symp. Low Power Electronics Design (ISLPED'99)*, San Diego, CA, 1999, pp. 76– 81.
- [9] A. J. Viterbi, "An intuitive justification and a simplified implementation of the MAP decoder for convolutional codes," *IEEE Journal on Selected areas in comm.*, vol. 16, no. 2, pp. 260–264, Feb. 1998.
- [10] Z. Wang, Z. Chi, and K. Parhi, "Area-efficient high speed decoding schemes for turbo/MAP decoders," in *Proc. 2001 IEEE International Conference on Acoustics, Speech, and Signal Processing*, 2001, vol. 4, pp.2633 – 2636.
- [11] J. Hsu and C. Wang "A parallel decoding scheme for turbo codes," in Proc. of 1998 IEEE International Conference on Circuits and Systems, 1998, vol. 4, pp.445 – 448.
- [12] M. M. Mansour and N. R. Shanbhag, "Design methodology for high-speed iterative decoder architectures," in *Proc.* 2002 IEEE International Conference on Acoustics, Speech, and Signal Processing, 2002, vol. 3, pp.3085 – 3088.
- [13] G. Bauch and V. Franz, "A comparison of soft-in/soft-out algorithms for turbo detection," in *Proc. of IEEE Int. Conf. on Telecommunications(ICT'98)*, June 1998, pp. 259–263.
- [14] G. Fettweis and H. Meyr, "High-speed parallel Viterbi decoding: Algorithm and VLSI-Architecture" *IEEE Comm. Magazine*, pp. 46-55, May 1991.